Jusqu’au 30.9.2024, le code EBOOK20 donne droit à une réduction de 20% sur tous les e-books Stämpfli. Il suffit de saisir le code de réduction à la caisse dans le champ correspondant.
Thèmes principaux
Publications
Services
Auteurs
Éditions
Shop

Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip

Contenu

This book pioneers the field of gain-cell embedded DRAM (GC-eDRAM) design for low-power VLSI systems-on-chip (SoCs). Novel GC-eDRAMs are specifically designed and optimized for a range of low-power VLSI SoCs, ranging from ultra-low power to power-aware high-performance applications. After a detailed review of prior-art GC-eDRAMs, an analytical retention time distribution model is introduced and validated by silicon measurements, which is key for low-power GC-eDRAM design. The book then investigates supply voltage scaling and near-threshold voltage (NTV) operation of a conventional gain cell (GC), before presenting novel GC circuit and assist techniques for NTV operation, including a 3-transistor full transmission-gate write port, reverse body biasing (RBB), and a replica technique for optimum refresh timing. Next, conventional GC bitcells are evaluated under aggressive technology and voltage scaling (down to the subthreshold domain), before novel bitcells for aggressively scaled CMOS nodes and soft-error tolerance as presented, including a 4-transistor GC with partial internal feedback and a 4-transistor GC with built-in redundancy.

Informations bibliographiques

mai 2018, 146 Pages, Anglais
Springer Nature EN
978-3-319-86855-4

Sommaire

Mots-clés

Autres titres sur ce thème